Part Number Hot Search : 
MB91580 LVX3333 BXY56 RS405M 35204 MC34081 KB200TXV CHR022
Product Description
Full Text Search
 

To Download 74LCX76005 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 74LCX760 Low Voltage Buffer/Line Driver with 5V Tolerant Inputs and Open Drain Outputs
July 2001 Revised March 2005
74LCX760 Low Voltage Buffer/Line Driver with 5V Tolerant Inputs and Open Drain Outputs
General Description
The LCX760 is the Open Drain version of the LCX244. The LCX760 contains eight non-inverting buffers with 3-STATE outputs. The device may be employed as a memory address driver, clock driver and bus-oriented transmitter/ receiver. The LCX760 is designed for low voltage (2.5V or 3.3V) VCC applications with capability of interfacing to a 5V signal environment. The LCX760 is fabricated with an advanced CMOS technology to achieve high speed operation while maintaining CMOS low power dissipation.
Features
s Open drain version of the LCX244 s 5V tolerant inputs and outputs s 2.3V-3.6V VCC specifications provided s 8.0 ns tPD max (VCC
3.3V), 10 PA ICC max
s Power down high impedance inputs and outputs s Supports live insertion/withdrawal (Note 1) s 24 mA output drive (VCC
3.0V)
s Implements patented noise/EMI reduction circuitry s Latch-up conforms to JEDEC JED78 s ESD performance: Human body model ! 2000V Machine model ! 200V
Note 1: To ensure the high-impedance state during power up or down, OE should be tied to VCC through a pull-up resistor: the minimum value or the resistor is determined by the current-sourcing capability of the driver.
Ordering Code:
Order Number 74LCX760WM 74LCX760SJ 74LCX760MSA 74LCX760MTC Package Number M20B M20D MSA20 MTC20 Package Description 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide Pb-Free 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide 20-Lead Shrink Small Outline Package (SSOP), JEDEC MO-150, 5.3mm Wide 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide
Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code. Pb-Free package per JEDEC J-STD-020B.
Logic Symbol
IEEE/IEC
Connection Diagram
(c) 2005 Fairchild Semiconductor Corporation
DS500413
www.fairchildsemi.com
74LCX760
Pin Descriptions
Pin Names OE1, OE2 I0-I7 O0-O7 Description 3-STATE Output Enable Inputs Inputs Outputs
Truth Tables
Inputs OE1 L L H Inputs OE2 L L H
H HIGH Voltage Level L LOW Voltage Level X Immaterial Z High Impedance
Outputs In L H X (Pins 12, 14, 16, 18) L H Z Outputs In L H X (Pins 3, 5, 7, 9) L H Z
www.fairchildsemi.com
2
74LCX760
Absolute Maximum Ratings(Note 2)
Symbol VCC VI VO IIK IOK IO ICC IGND TSTG Parameter Supply Voltage DC Input Voltage DC Output Voltage DC Input Diode Current DC Output Diode Current DC Output Sink Current DC Supply Current per Supply Pin DC Ground Current per Ground Pin Storage Temperature Value Conditions Units V V Output in HIGH or LOW State (Note 3) VI GND VO GND VO ! VCC V mA mA mA mA mA
0.5 to 7.0 0.5 to 7.0 0.5 to 7.0 50 50 50
50
r100 r100 65 to 150
qC
Recommended Operating Conditions (Note 4)
Symbol VCC VI VO IOL Supply Voltage Input Voltage Output Voltage Output Current VCC VCC VCC TA Free-Air Operating Temperature Input Edge Rate, VIN 0.8V-2.0V, VCC 3.0V 3.0V 3.6V 2.7V 3.0V 2.3V 2.7V Parameter Operating Data Retention Min 2.0 1.5 0 0 Max 3.6 3.6 5.5 5.5 24 12 8 mA Units V V V
40
0
85 10
qC
ns/V
't/'V
Note 2: The Absolute Maximum Ratings are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the Absolute Maximum Ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation. Note 3: IO Absolute Maximum Rating must be observed. Note 4: Unused inputs or I/Os must be held HIGH or LOW. They may not float.
DC Electrical Characteristics
Symbol VIH VIL VOL Parameter HIGH Level Input Voltage LOW Level Input Voltage LOW Level Output Voltage IOL IOL IOL IOL IOL II IOZ IOFF ICC Input Leakage Current 3-STATE Output Leakage Power-Off Leakage Current Quiescent Supply Current Increase in ICC per Input Off State Current 100 PA 8 mA 12 mA 16 mA 24 mA Conditions VCC (V) 2.3 2.7 2.7 3.6 2.3 2.7 2.7 3.6 2.3 3.6 2.3 2.7 3.0 3.0 2.3 3.6 2.3 3.6 0 2.3 3.6 2.3 3.6 2.3 3.6 2 - 3.6 TA
40qC to 85qC
Max
Units
Min 1.7 2.0
V 0.7 0.8 0.2 0.6 0.4 0.4 0.55 V V
0 d VI d 5.5V 0 d VO d 5.5V VI VI VIH VO V IH or VIL 5.5V V CC or GND VCC 0.6V 5.5 VI or VO
r5.0 r5.0
10 10
PA PA PA PA PA PA
3.6V d VI, VO d 5.5V (Note 5)
r10
500 10
'ICC
IOHZ
Note 5: Outputs disabled or 3-STATE only.
3
www.fairchildsemi.com
74LCX760
AC Electrical Characteristics
TA Symbol Parameter VCC 3.3V r 0.3V
40qC to 85qC, RL 500:
VCC CL Min 0.5 0.5 0.5 0.5 2.7V 50 pF Max 9.0 8.0 9.0 8.0 VCC CL Min 0.5 0.5 0.5 0.5 2.5V r 0.2 30 pF Max 10.0 8.4 10.0 8.4 ns ns ns ns Units
CL 50 pF Min tPZL tPLZ tPZL tPLZ tOSHL tOSLH Propagation Delay Data to Output Output Enable Time OEn to Out Output Disable Time OEn to Out Output to Output Skew (Note 6) 0.5 0.5 0.5 0.5 Max 8.0 7.0 8.0 7.0 1.0 1.0
Note 6: Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH-to-LOW (tOSHL) or LOW-to-HIGH (tOSLH).
Dynamic Switching Characteristics
Symbol VOLP VOLV Parameter Quiet Output Dynamic Peak VOL Quiet Output Dynamic Valley VOL CL CL CL CL 50 pF, VIH 30 pF, VIH 50 pF, VIH 30 pF, VIH Conditions 3.3V, VIL 2.5V, VIL 3.3V, VIL 2.5V, VIL 0V 0V 0V 0V VCC (V) 3.3 2.5 3.3 2.5 TA 25qC Units Typical 0.8 0.6 V V
0.8 0.6
Capacitance
Symbol CIN COUT CPD Input Capacitance Output Capacitance Power Dissipation Capacitance Parameter VCC VCC VCC Open, VI 3.3V, VI 3.3V, VI Conditions 0V or VCC 0V or VCC 0V or VCC, f 10 MHz Typical 7 8 10 Units pF pF pF
www.fairchildsemi.com
4
74LCX760
AC LOADING and WAVEFORMS
FIGURE 1. AC Test Circuit (CL includes probe and jig capacitance) Test tPZL, tPLZ Switch 6V at VCC 3.3 r 0.3V VCC x 2 at VCC 2.5 r 0.2V
3-STATE Output Low Enable and Disable Times for Logic FIGURE 2. Waveforms (Input Characteristics; f =1MHz, tr = tf = 3ns) Symbol Vmi Vmo Vx Vy VCC 3.3V r 0.3V 1.5V 1.5V VOL 0.3V VOH 0.3V 2.7V 1.5V 1.5V VOL 0.3V VOH 0.3V
trise and tfall
2.5V r 0.2V VCC/2 VCC/2 VOL 0.15V VOH 0.15V
5
www.fairchildsemi.com
74LCX760
Schematic Diagram Generic for LCX Family (output pull-up circuitry is not applicable to open drain versions)
FIGURE 3.
www.fairchildsemi.com
6
74LCX760
Physical Dimensions inches (millimeters) unless otherwise noted
20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide Package Number M20B
7
www.fairchildsemi.com
74LCX760
Physical Dimensions inches (millimeters) unless otherwise noted (Continued)
Pb-Free 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide Package Number M20D
www.fairchildsemi.com
8
74LCX760
Physical Dimensions inches (millimeters) unless otherwise noted (Continued)
20-Lead Shrink Small Outline Package (SSOP), JEDEC MO-150, 5.3mm Wide Package Number MSA20
9
www.fairchildsemi.com
74LCX760 Low Voltage Buffer/Line Driver with 5V Tolerant Inputs and Open Drain Outputs
Physical Dimensions inches (millimeters) unless otherwise noted (Continued)
20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide Package Number MTC20
Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. www.fairchildsemi.com 10 2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com


▲Up To Search▲   

 
Price & Availability of 74LCX76005

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X